### **ELEC0028 Advanced Digital Design**

### **Coursework Assignment**

#### Introduction

The aim of this assignment is to write a SystemVerilog description of a RISC-V microprocessor, and simulate its operation using Icarus Verilog.

Download and install Icarus Verilog, GTKWave and Visual Studio Code on your laptop computer, following the instructions in the document 'Icarus Verilog and GTKWave Installation and User Guide' on the ELEC0028 Moodle page. (Note: If you used these apps last year on the ELEC0010 course, they may still be working on your computer, and do not need to be reinstalled.)

The deliverable is a report (a pdf file, to be uploaded using the coursework submission tab on the Moodle page). The report should include:

- the SystemVerilog code you have written,
- the simulation results in text form and/or graphical form,
- comments on whether the design functions as expected.

The microprocessor you design should be able to execute all of the subset of RV32I base instructions listed in Table 1.

| Take: 1: Subset of 1221 I se institutions |                   |      |                   |         |        |        |                              |  |
|-------------------------------------------|-------------------|------|-------------------|---------|--------|--------|------------------------------|--|
| Inst                                      | Name              | Туре | Syntax            | Opcode  | funct3 | funct7 | Description                  |  |
| add                                       | ADD               | R    | add rd, rs1, rs2  | 0110011 | 0x0    | 0x00   | rd = rs1 + rs2               |  |
| sub                                       | SUB               | R    | sub rd, rs1, rs2  | 0110011 | 0x0    | 0x20   | rd = rs1 – rs2               |  |
| or                                        | OR                | R    | or rd, rs1, rs2   | 0110011 | 0x6    | 0x00   | rd = rs1   rs2               |  |
| and                                       | AND               | R    | and rd, rs1, rs2  | 0110011 | 0x7    | 0x00   | rd = rs1 & rs2               |  |
| slt                                       | Set Less Than     | R    | slt rd, rs1, rs2  | 0110011 | 0x2    | 0x00   | rd = (rs1 < rs2) ? 1:0       |  |
| addi                                      | ADD Immediate     | - 1  | addi rd, rs1, imm | 0010011 | 0x0    |        | rd = rs1 + imm               |  |
| ori                                       | OR Immediate      | ı    | ori rd, rs1, imm  | 0010011 | 0x6    |        | rd = rs1   imm               |  |
| andi                                      | AND Immediate     | I    | andi rd, rs1, imm | 0010011 | 0x7    |        | rd = rs1 & imm               |  |
| lw                                        | Load Word         | I    | lw rd, imm(rs1)   | 0000011 | 0x2    |        | rd = M[rs1+imm][31:0]        |  |
| SW                                        | Store Word        | S    | sw rs2, imm(rs1)  | 0100011 | 0x2    |        | M[rs1+imm][31:0] = rs2[31:0] |  |
| beq                                       | Branch ==         | В    | beq rs1, rs2, imm | 1100011 | 0x0    |        | If (rs1 == rs2) PC = PC+imm  |  |
| jal                                       | Jump and Link     | J    | jal rd, imm       | 1101111 |        |        | rd = PC+4; PC = PC+imm       |  |
| jalr                                      | Jump and Link Reg | I    | jalr rd, rs1, imm | 1100111 | 0x0    |        | rd = PC+4; PC = rs1+imm      |  |
| lui                                       | Load Upper Imm    | U    | lui rd, imm       | 0110111 |        |        | rd = imm << 12               |  |

Figure 1 shows the microarchitecture of the processor, which can execute all of the instructions in Table 1. Figure 2 shows the internal circuit design of the microprocessor's Arithmetic Logic Unit (ALU), and the table of ImmSrc control signal values.



Figure 1 RISC-V microarchitecture



| Instruction type | ImmSrc <sub>2:0</sub> |
|------------------|-----------------------|
| R                | 000                   |
| I                | 000                   |
| S                | 001                   |
| В                | 010                   |
| J                | 011                   |
| U                | 100                   |

Figure 2 Top: RISC-V Arithmetic Logic Unit (ALU). Bottom: Table of ImmSrc values

# **ELEC0028 Advanced Digital Design - Coursework**

You should create a hierarchical design, with the sub-blocks which are highlighted in Figure 3 implemented as individual SystemVerilog modules. These will then be instantiated by the top-level module, which will have the module name risc v.



The sub-blocks in Figure 3 are listed in Table 2.

Table 2 RISC-V sub-blocks

| Sub-block number in Figure 3 | Sub-block function           | SystemVerilog module name |  |  |
|------------------------------|------------------------------|---------------------------|--|--|
| 1                            | Program Counter              | program_counter           |  |  |
| 2                            | Instruction Memory           | instruction_memory        |  |  |
| 3                            | Control Unit                 | control_unit              |  |  |
| 4                            | Register File                | reg_file                  |  |  |
| 5                            | Extend                       | extend                    |  |  |
| 6                            | Arithmetic Logic Unit        | alu                       |  |  |
| 7                            | Data Memory and Input/Output | data_memory_and_io        |  |  |

## List of tasks

## Task 1

• Copy out and complete Table 3, specifying the control signals for each of the instructions.

Table 3 Table of RISC-V control signals, to copy out and complete

|   | Inst | RegWrite | ImmSrc <sub>2:0</sub> | ALUSrc | ALUControl <sub>2:0</sub> | MemWrite | ResultSrc <sub>1:0</sub> | PCSrc <sub>1:0</sub> |
|---|------|----------|-----------------------|--------|---------------------------|----------|--------------------------|----------------------|
|   | add  | 1        | 000                   | 0      | 000                       | 0        | 00                       | 00                   |
|   | sub  |          |                       |        |                           |          |                          |                      |
|   | or   |          |                       |        |                           |          |                          |                      |
|   | and  |          |                       |        |                           |          |                          |                      |
|   | slt  |          |                       |        |                           |          |                          |                      |
|   | addi |          |                       |        |                           |          |                          |                      |
|   | ori  |          |                       |        |                           |          |                          |                      |
|   | andi |          |                       |        |                           |          |                          |                      |
|   | lw   |          |                       |        |                           |          |                          |                      |
|   | SW   |          |                       |        |                           |          |                          |                      |
|   | beq  |          |                       |        |                           |          |                          |                      |
| W |      | X        | in                    |        | SC                        | S        |                          | Va                   |
|   |      |          |                       |        |                           |          |                          |                      |

[10 marks]

#### Task 2

The set of SystemVerilog modules can be found in the folder 'RISC-V SystemVerilog modules' on the ELEC0028 Moodle page. Some of the modules are already complete (instruction\_memory, reg\_file, and data\_memory\_and\_io). The other modules are incomplete. The machine code program is stored in hexadecimal form in a text file (program.txt), which should be saved in the same folder as the SystemVerilog files. An example machine code program is included in the 'RISC-V SystemVerilog modules' folder on the Moodle page.

- Study the SystemVerilog code of the completed modules, and note the following:
  - The machine code program is written into the array prog in the instruction\_memory module using using the **\$readmemh** system task.
  - o The Instruction Memory and Data Memory are both byte-addressable.
  - o The input and output of the processor are memory-mapped:
    - Load word (lw) from data memory address 0xFFFFFFC causes the input to the microprocessor (CPUIn) to be written into the destination register.
    - Store word (sw) to data memory address 0xFFFFFFC causes the value in the source register to be output from the microprocessor (CPUOut).
- Complete the code for the remaining modules (program\_counter.sy centrol unit or
  - The program counter (Pe) register should be updated on the positive egges of the clock, and should have a synchronous active-high resetting the C causes the microprocessor to start executing the stored program from memory address 0.
  - The entire 32-bit instruction (Instr[31:0]) is input to the extend module. Use the appropriate subset of these bits to generate the extended immediate (ImmExt) output from the extend module.
  - In the alu module, describe the ALU's functionality using a case statement within a combinational cyclic behaviour (always\_comb). Addition and subtraction can be described with the SystemVerilog syntax:

```
sum = a + b; sum = a - b;
```

respectively. The simulator (and circuits produced by synthesis tools) will automatically use 2'scomplement numbers to represent negative values, and to carry out subtraction.

[25 marks]

#### Task 3

- Choose a set of test inputs to test each of the modules you have written.
- Write testbenches to test the individual modules, with the testbench names program counter tb, control unit tb, extend tb and alu tb.
- Carry out simulations to test these modules using Icarus Verilog. Present the results in text form and/or graphical form (timing diagrams using GTKWave). Comment on whether each module functions as expected.

[20 marks]

#### Task 4

- Complete the top-level module (risc\_v.sv), interconnecting the individual modules to form the microarchitecture in Figure 3.
  - Multiplexers can be described in the top-level module using if..else statements,
    case statement, or conditional statements, e.g.:

o The adder circuit generating PCTarget can be written using the syntax

$$assign s = a + b;$$

- White tember changes the lame right to state active scan module of him the lame right to state active scan module of the risc v module of the testbend appears to the risc v module of the testbend of the risc v module of the testbend of the risc v module of the
  - Read through the machine code program in the file 'program.txt' provided in the folder in Moodle, and disassemble the program (i.e., write out the program as RISC-V assembly code). Write a description of what you would expect the program to do.
  - Compile the complete RISC-V microprocessor design and run the simulation, using lcarus Verilog. Present the results in text form and/or graphical form (timing diagrams using GTKWave). Comment on whether the microprocessor functions as expected.

[25 marks]

### Task 5

- Write a RISC-V assembly program which tests each of the assembly instructions in Table 1. Assemble the program (i.e., convert your assembly program to machine code, expressed in hexadecimal), and save the code in the text file 'program.txt'.
- Compile the complete RISC-V microprocessor design, including your new program, using Icarus Verilog. Carry out the simulation. Present the results in text form and/or graphical form (timing diagrams using GTKWave). Comment on whether the microprocessor functions as expected.

[20 marks]

**End of assignment**